Abstract
This paper presents a compact model for MOS transistor mismatch. The mismatch model uses the carrier number fluctuation theory to account for the effects of local doping fluctuations along with an accurate and compact de MOSFET model. The resulting matching model is valid for any operation condition, from weak to strong inversion, from the linear to the saturation region, and allows the assessment of mismatch from process and geometric parameters. Experimental results from a set of transistors integrated on a 0.35 μm technology confirm the accuracy of our mismatch model under various bias conditions.
| Original language | English |
|---|---|
| Pages (from-to) | 1649-1657 |
| Number of pages | 9 |
| Journal | IEEE Journal of Solid-State Circuits |
| Volume | 40 |
| Issue number | 8 |
| DOIs | |
| State | Published - Aug 2005 |
Keywords
- Analog design
- Compact models
- MOSFET
- Matching
- Mismatch
Fingerprint
Dive into the research topics of 'A compact model of MOSFET mismatch for circuit design'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver